Max. Marks: 70

Code: 20A04303T

Time: 3 hours

## B.Tech II Year I Semester (R20) Supplementary Examinations April/May 2024

#### **DIGITAL LOGIC DESIGN**

(Electrical & Electronics Engineering)

PART – A (Compulsory Question) \*\*\*\* Answer the following:  $(10 \times 02 = 20 \text{ Marks})$ 1 (a) Convert the (535)<sub>10</sub> into octal number. 2M (b) Define the standard form. 2M (c) What do you mean by Combinational circuit? 2M (d) Draw the full adder circuit. 2M (e) Draw the T Flip-Flop circuit using NAND gates. 2M What is the purpose of counter? 2M (f) (g) How do you define Mealy machine? 2M (h) What is state assignment? 2M What is meant by PROM? (i) 2M List the advantages of FPGAs. 2M (i) PART - B (Answer all the questions: 05 X 10 = 50 Marks) (a) Perform the following operations in binary: 5M (i)  $(65.265)_8$  x  $(36.135)_8$ , (ii)  $(67.65)_8 \div (26.55)_8$ . (b) Implement the EX-NOR gate by using NAND gates. 5M (a) Implement the following expression using NOR gates: 5M F(A, B, C, D) = ABC + ACD + A'BC'D'.(b) Implement the OR gate using NAND gates. 5M Design a Full subtractor by using Multiplexer. 5M Design a 4 to 16 Decoder by using 2 to 4 Decoders. 5M OR (a) Draw the Carry-Look-Ahead adder and explain its working principle. 5M (b) Design a 8 to 3 Priority Encoder. 5M Draw the RS Flip-Flop with NAND gates and explain its working. (a) 5M Design a Mod-6 Synchronous counter. 5M OR Implement the D Flip-Flop by using JK Flip-Flop. 7 5M (b) Draw the 4-bit Ring counter and explain its operation. 5M (a) Explain the step by step state assignment procedure. 5M Illustrate the conversion procedure of Moore machine to Mealy machine. 5M OR Summarize the reduction of state tables by using partition technique. 5M (a) Explain the basic structure of the FSM with neat sketches. 5M (b) (a) Implement the full adder by using PLA. 5M (b) Develop a Verilog code for 8 to 1 Multiplexer. 5M 11 (a) Implement the 4 to 16 Decoder by using PAL. 5M (b) Develop a Verilog code for BCD adder. 5M

\*\*\*\*

**R20** 

Code: 20A04303T

# B.Tech II Year I Semester (R20) Supplementary Examinations August/September 2023

## **DIGITAL LOGIC DESIGN**

(Electrical and Electronics Engineering)

Time: 3 hours Max. Marks: 70

### PART – A

(Compulsory Question)

|   |                                                | (Compulsory Question)  *****                                                                    |             |  |  |  |  |
|---|------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| 1 |                                                | Answer the following: (10 X 02 = 20 Marks)                                                      |             |  |  |  |  |
|   | (a)                                            | Convert (115) <sub>10</sub> and (235) <sub>10</sub> to hexadecimal numbers.                     | 2M          |  |  |  |  |
|   | (b)                                            | Distinguish between canonical and standard forms by giving an example.                          | 2M          |  |  |  |  |
|   | (c)                                            | Write the POS representation of the following SOP function:                                     | 2M          |  |  |  |  |
|   |                                                | $f(x, y, z) = \sum m(0, 1, 3, 5, 7).$                                                           |             |  |  |  |  |
|   | (d)                                            | Summarize, how don't care condition in K-map help for circuit simplification.                   | 2M          |  |  |  |  |
|   | (e)                                            | Construct the truth table and state diagram of SR Flip Flop.                                    | 2M          |  |  |  |  |
|   | (f)                                            | Draw the circuit diagram of Ring counter.                                                       | 2M          |  |  |  |  |
|   | (g)                                            | What is meant by the term state-reduction?                                                      | 2M          |  |  |  |  |
|   | (h)                                            | What is state equation?                                                                         | 2M          |  |  |  |  |
|   | (i)                                            | Define PLA. How it differs from PROM?                                                           | 2M          |  |  |  |  |
|   | (j)                                            | Differentiate between RAM and ROM.                                                              | 2M          |  |  |  |  |
|   |                                                | PART – B                                                                                        |             |  |  |  |  |
|   | (Answer all the questions: 05 X 10 = 50 Marks) |                                                                                                 |             |  |  |  |  |
| 2 | (a)                                            | Simplify the Boolean expression to minimum number of literals: (A+B)' (A'+B').                  | 4M          |  |  |  |  |
|   | (b)                                            | Convert $F(x) = x + y'z$ into canonical form.                                                   | 6M          |  |  |  |  |
|   |                                                | OR                                                                                              |             |  |  |  |  |
| 3 | (a)                                            | Convert the following:                                                                          | 6M          |  |  |  |  |
|   |                                                | (i) $(53.625)_{10}$ to $(X)_2$                                                                  |             |  |  |  |  |
|   |                                                | (ii) $(3FD)_{16}$ to $(X)_2$                                                                    |             |  |  |  |  |
|   |                                                | (iii) $(A69.8)_{16}$ to $(X)_{10}$                                                              |             |  |  |  |  |
|   | (b)                                            | Implement Exclusive OR function involving three variables using only NAND function.             | 4M          |  |  |  |  |
| 4 | (a)                                            | Reduce the following function using K-Map.                                                      | 6M          |  |  |  |  |
| 7 | (α)                                            | F(A, B, C, D, E) = $\Sigma$ m(1, 4, 8, 10, 11, 20, 22, 24, 25, 26) + d(0,12, 16, 17).           | Olvi        |  |  |  |  |
|   | (b)                                            | Design Full subtractor by using Universal Gates.                                                | 4M          |  |  |  |  |
|   | (2)                                            | OR                                                                                              |             |  |  |  |  |
| 5 | (a)                                            | Explain the design procedure for multiplexers and draw the logic diagram of a 4-to-1 line       | 5M          |  |  |  |  |
|   |                                                | multiplexer with logic gates.                                                                   |             |  |  |  |  |
|   | (b)                                            | Explain the working and functions of decoders.                                                  | 5M          |  |  |  |  |
|   |                                                |                                                                                                 |             |  |  |  |  |
| 6 | (a)                                            | Design and implement 4-bit binary counter using D flip flop.                                    | 6M          |  |  |  |  |
|   | (b)                                            | Explain a right shift register.                                                                 | 4M          |  |  |  |  |
| _ | (-)                                            | OR                                                                                              | <b>-1.4</b> |  |  |  |  |
| 7 | (a)                                            | Design T Flip Flop using Logic Gates.                                                           | 5M          |  |  |  |  |
|   | (b)                                            | Design a counter with the following repeated binary sequence: 0, 1, 2, 3, 4, 5, 6, use JK flip- | 5M          |  |  |  |  |
|   |                                                | flops.                                                                                          |             |  |  |  |  |
| 8 | (a)                                            | Explain in detail about moore and melay circuits.                                               | 5M          |  |  |  |  |
| 3 | (b)                                            | Explain the relationship between the state table and ASM Chart.                                 | 5M          |  |  |  |  |
|   | (~)                                            | 2.p.s a.s is an original posterior and state table and right origin                             | J.V.        |  |  |  |  |

OR

Code: 20A04303T

| 9  | (a) | Construct Moore and Mealy state diagram that will detect input sequence 10110, when input pattern is detected, z is asserted high. Give state diagram for each state. | 6M |  |  |
|----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|
|    | (b) | Explain the different methods of Race free state assignment.                                                                                                          | 4M |  |  |
| 10 | (a) | Explain different types ROMs.                                                                                                                                         | 5M |  |  |
|    | (b) | Write a HDL model of the 4-bit binary to gray code converter.                                                                                                         | 5M |  |  |
| OR |     |                                                                                                                                                                       |    |  |  |
| 11 | (a) | Implement the following Boolean functions using PLA with 3 AND gates.                                                                                                 | 5M |  |  |
|    |     | F1 (ABC) = $\sum (3, 5, 7)$ , F2 = $\sum (4, 5, 7)$ .                                                                                                                 |    |  |  |
|    | (b) | Discuss in detail about the FPGA with suitable diagrams.                                                                                                              | 5M |  |  |

\*\*\*\*